Bhunia, Swarup (Hrsg.) Mukhopadhyay, Saibal (Hrsg.)

Low-Power Variation-Tolerant Design in Nanometer Silicon

Verfügbare Version:

sofort lieferbar

  96,29 €
inkl. MwSt., ggf. zzgl. Versand

Beschreibung

Design considerations for low-power operations and robustness with respect to variations typically impose contradictory requirements. Low-power design techniques such as voltage scaling, dual-threshold assignment and gate sizing can have large negative impact on parametric yield under process variations. This book focuses on circuit/architectural design techniques for achieving low power operation under parameter variations. We consider both logic and memory design aspects and cover modeling and analysis, as well as design methodology to achieve simultaneously low power and variation tolerance, while minimizing design overhead. This book will discuss current industrial practices and emerging challenges at future technology nodes.

Produktdetails

ISBN/GTIN 978-1-4419-7418-1
Seitenzahl 440 S.
Kopierschutz mit Wasserzeichen
Dateigröße 16733 Kbytes

Produktsicherheit



Wird geladen …